In Stock

74HC595D NXP SO16 SMD | IC

15.00

SKU: 4001 Category: Tags: , , ,

Description

Excellent chip to create multiple outputs from limited IO pins of microcontrollers.

The 74HC595; 74HCT595 is an 8-bit serial-in/serial or parallel-out shift register with a storage register and 3-state outputs. Both the shift and storage register have separate clocks. The device features a serial input (DS) and a serial output (Q7S) to enable cascading and an asynchronous reset MR input. A LOW on MR will reset the shift register. Data is shifted on the LOW-to-HIGH transitions of the SHCP input. The data in the shift register is transferred to the storage register on a LOW-to-HIGH transition of the STCP input. If both clocks are connected together, the shift register will always be one clock pulse ahead of the storage register. Data in the storage register appears at the output whenever the output enable input (OE) is LOW. A HIGH on OE causes the outputs to assume a high-impedance OFF-state. Operation of the OE input does not affect the state of the registers. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.

Additional information

Weight 0.02 kg

Quick Comparison

Settings74HC595D NXP SO16 SMD | IC remove1k (0805 Package) remove180 (0201 Package) remove120 (0201 Package) remove30 (0201 Package) remove91 (0201 Package) remove
Name74HC595D NXP SO16 SMD | IC remove1k (0805 Package) remove180 (0201 Package) remove120 (0201 Package) remove30 (0201 Package) remove91 (0201 Package) remove
Image
SKU40012021201720022014
Rating
Price15.002.002.002.002.002.00
Stock
Availability
Add to cart

Add to cart

Select options

Add to cart

Add to cart

Add to cart

Add to cart

Description
ContentExcellent chip to create multiple outputs from limited IO pins of microcontrollers. The 74HC595; 74HCT595 is an 8-bit serial-in/serial or parallel-out shift register with a storage register and 3-state outputs. Both the shift and storage register have separate clocks. The device features a serial input (DS) and a serial output (Q7S) to enable cascading and an asynchronous reset MR input. A LOW on MR will reset the shift register. Data is shifted on the LOW-to-HIGH transitions of the SHCP input. The data in the shift register is transferred to the storage register on a LOW-to-HIGH transition of the STCP input. If both clocks are connected together, the shift register will always be one clock pulse ahead of the storage register. Data in the storage register appears at the output whenever the output enable input (OE) is LOW. A HIGH on OE causes the outputs to assume a high-impedance OFF-state. Operation of the OE input does not affect the state of the registers. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.
Weight0.02 kg0.1 kg0.02 kg0.02 kg0.02 kg0.02 kg
DimensionsN/AN/A0.006 × 0.003 × 0.001 cm0.006 × 0.003 × 0.001 cm0.006 × 0.003 × 0.001 cm0.006 × 0.003 × 0.001 cm
Additional information
Weight 0.02 kg
Weight 0.1 kg
ohms

0, 1, 2, 5, 10, 20, 30, 40, 50, 100

Weight 0.02 kg
Dimensions 0.006 × 0.003 × 0.001 cm
Weight 0.02 kg
Dimensions 0.006 × 0.003 × 0.001 cm
Weight 0.02 kg
Dimensions 0.006 × 0.003 × 0.001 cm
Weight 0.02 kg
Dimensions 0.006 × 0.003 × 0.001 cm